Low power consumption clock swing range D trigger
Title:
Low power consumption clock swing range D trigger
Application Number:
200710119009
Application Date:
2007/06/18
Announcement Date:
2007/11/28
Pub. Date:
Publication Number:
101079614
Announcement Number:
Grant Date:
Granted Pub. Date:
ApplicationType:
Invention
State/Country:
11[]
IPC:
H03K 3/356H03K 3/037
Applicant(s):
Tsinghua University
Inventor(s):
Sun Yihe, Zhang Jianjun
Key Words:
low power consumption, clock, swing range, D trigger
Abstract:
The invention discloses a low-power consumption low-clock oscillation range D trigger in the D trigger technical domain, which is characterized by the following: the trigger adopts single power supplying for all-purpose CMOS technique; the first grade is latcher within transmitting door, clock control CMOS inverter and inverter; the output MX of the transmitting door is connected with the output of clock control CMOS inverter; the output MY of the inverter is another input of clock control CMOS inverter; the second grade is sensitive amplifier by two inverters connected from front to tail; the MX, MY are input of sensitive amplifier; the inversed output of connecting point is the output of D trigger, which affirms the correction of D trigger; the D trigger avoids individual power supplying for clock part under low clock oscillation range. The invention has low power consumption and little delay with simple structure, which reinforces the anti-noise property through difference input second grade.
Claim:
Priority:
PCT:
LegalStatus:

Recommend this patent:
1 2 3 4 5
Average ( 0 votes):
                                                                          Recommended Patents>>

Relevancy information

Low power consumption and low clock swing range D trigger based on C2MOS and sensitive amplifier structure


Other Patents of Same Inventor

Montgomery analog multiplication algorithm for VLSI and VLSI structure of intelligenjt card analog multiplier
2D scan tree structure for measurable scan design of low-power integrated circuits
Carry generating circuit for CMOS power-consumption balance delay-sensitive less adder
AES encrypted circuit structure for data stream executed in desequencing
Low power consumption and low clock swing range D trigger based on C2MOS and sensitive amplifier structure
Low-voltage and low-power dissipation pseudo-two stage Class-AB OTA structure
Transient current measuring method and system for IC chip
Full complementary MOS exhaustion region condenser network aimed at low voltage application
Code decode apparatus for video standard application



News & Events More>>

Last Update  
2008-4-17
  Selected patents owned by Tsinghua University filed in 2005 are loaded.
2008-3-31
  Selected patents owned by Tsinghua University filed in 2006 and 2007 are load.







Copyright 2008-2015 All Rights Reserved Patent License of China.      Designed by Easygo